## Cómo añadir la biblioteca de componentes oculta de Vivado

Creador: David Rubio G.

Entrada: <a href="https://soceame.wordpress.com/2024/05/26/como-anadir-la-biblioteca-de-componentes-oculta-de-vivado/">https://soceame.wordpress.com/2024/05/26/como-anadir-la-biblioteca-de-componentes-oculta-de-vivado/</a>

Blog: <a href="https://soceame.wordpress.com/">https://soceame.wordpress.com/</a>

GitHub: <a href="https://github.com/DRubioG">https://github.com/DRubioG</a>

Fecha última modificación: 22/02/2025

Vivado tiene una biblioteca oculta que no enseña fácilmente pero existe. La biblioteca se llama «xpm»

Esta biblioteca contiene componentes que permiten hacer CDC(**clock domain crossing**), FIFOs síncronos y/o asíncronos, además de añadir memorias internas, etc.

Para acceder a estas librerías solo tienes que saber cómo se llama el componente. Los nombres están en la página web:

- Serie 7000: <a href="https://docs.amd.com/r/en-US/ug953-vivado-7series-libraries/Xilinx-Parameterized-Macros">https://docs.amd.com/r/en-US/ug953-vivado-7series-libraries/Xilinx-Parameterized-Macros</a>
- UltraScale: <a href="https://docs.amd.com/r/en-US/ug974-vivado-ultrascale-libraries/Design-Elements">https://docs.amd.com/r/en-US/ug974-vivado-ultrascale-libraries/Design-Elements</a>

Y con el componente solo hay que declararlo.

Ejemplo: imaginemos que necesito un FIFO asíncrono, pues solo necesito saber cuál es el nombre del componente que le da Vivado y declararlo.

## XPM\_FIFO\_ASYNC & 9 9

Parameterized Macro: Asynchronous FIFO

- MACRO GROUP: XPM
- MACRO SUBGROUP: XPM FIFO
- Families: UltraScale, UltraScale+



Para implementarlo solo se necesita declarar la librería

Library xpm;

use xpm.vcomponents.all;

```
Y después hacer la implementación, para la cuál en la página web describe cómo hacerlo.
-- xpm_fifo_async: Asynchronous FIFO
-- Xilinx Parameterized Macro, version 2023.2
xpm_fifo_async_inst : xpm_fifo_async
generic map (
   CASCADE_HEIGHT => 0,
                               -- DECIMAL
  CDC_SYNC_STAGES => 2,
                               -- DECIMAL
                                                    ess.com
  DOUT_RESET_VALUE => "0",
                               -- String
  ECC_MODE => "no_ecc"
                               -- String
  FIFO_MEMORY_TYPE => "auto", -- String
   FIFO_READ_LATENCY => 1,
                               -- DECIMAL
   FIFO_WRITE_DEPTH => 2048,
                               -- DECIMAL
   FULL_RESET_VALUE => 0,
                               -- DECIMAL
  PROG_EMPTY_THRESH => 10,
                               -- DECIMAL
  PROG_FULL_THRESH => 10,
                               -- DECIMAL
  RD_DATA_COUNT_WIDTH => 1,
                               -- DECIMAL
  READ_DATA_WIDTH => 32,
                               -- DECIMAL
  READ_MODE => "std",
                               -- String
  RELATED_CLOCKS => 0,
                               -- DECIMAL
                               -- DECIMAL; 0=disable simulation messages,
  SIM_ASSERT_CHK => 0,
1=enable simulation messages
  USE_ADV_FEATURES => "0707", -- String
  WAKEUP_TIME => 0,
                                -- DECIMAL
  WRITE_DATA_WIDTH => 32,
                                -- DECIMAL
  WR_DATA_COUNT_WIDTH => 1
                                -- DECIMAL
)
port map (
   almost_empty => almost_empty,
                                    -- 1-bit output: Almost Empty : When
asserted, this signal indicates that
                                    -- only one more read can be performed before
the FIFO goes to empty.
   almost_full => almost_full,
                                   -- 1-bit output: Almost Full: When asserted,
this signal indicates that
                                   -- only one more write can be performed
before the FIFO is full.
   data_valid => data_valid,
                                   -- 1-bit output: Read Data Valid: When
asserted, this signal indicates
                                   -- that valid data is available on the output
bus (dout).
   dbiterr => dbiterr,
                                   -- 1-bit output: Double Bit Error: Indicates
that the ECC decoder
                                   -- detected a double-bit error and data in
the FIFO core is corrupted.
                                   -- READ_DATA_WIDTH-bit output: Read Data: The
  dout => dout,
output data bus is driven
                                   -- when reading the FIFO.
```

empty => empty, this signal indicates that ignored when the FIFO is empty, destructive to the FIFO.

full => full, this signal indicates that the when the FIFO is full, is not destructive to the

overflow => overflow, indicates that a write request rejected, because the FIFO is destructive to the contents of the

prog\_empty => prog\_empty, signal is asserted when the or equal to the programmable when the number of words in threshold value.

prog\_full => prog\_full, signal is asserted when the than or equal to the de-asserted when the number programmable full threshold

rd\_data\_count => rd\_data\_count, -- RD\_DATA\_COUNT\_WIDTH-bit output: Read Data Count: This bus indicates

rd\_rst\_busy => rd\_rst\_busy, indicator that the FIFO

sbiterr => sbiterr, that the ECC decoder

underflow => underflow, the read request (rd\_en) rejected because the FIFO is -- 1-bit output: Empty Flag: When asserted,

-- the FIFO is empty. Read requests are

-- initiating a read while empty is not

-- 1-bit output: Full Flag: When asserted,

-- FIFO is full. Write requests are ignored

-- initiating a write when the FIFO is full

-- contents of the FIFO.

-- 1-bit output: Overflow: This signal

-- (wren) during the prior clock cycle was

-- full. Overflowing the FIFO is not

-- FIFO.

-- 1-bit output: Programmable Empty: This

-- number of words in the FIFO is less than

-- empty threshold value. It is de-asserted

the FIFO exceeds the programmable empty

1-bit output: Programmable Full: This

-- number of words in the FIFO is greater

-- programmable full threshold value. It is

-- of words in the FIFO is less than the

-- value.

-- the number of words read from the FIFO.

-- 1-bit output: Read Reset Busy: Active-High

-- read domain is currently in a reset state.

-- 1-bit output: Single Bit Error: Indicates

-- detected and fixed a single-bit error.

-- 1-bit output: Underflow: Indicates that

-- during the previous clock cycle was

destructive to the FIFO.

wr\_ack => wr\_ack,
signal indicates that a write
cycle is succeeded.

wr\_data\_count => wr\_data\_count,
Count: This bus indicates

wr\_rst\_busy => wr\_rst\_busy,
High indicator that the FIF0
state.

din => din,
The input data bus used when

injectdbiterr => injectdbiterr,
Injects a double bit error if
UltraRAM macros.

injectsbiterr => injectsbiterr, Injects a single bit error if UltraRAM macros.

rd\_clk => rd\_clk,
operation. rd\_clk must be a

rd\_en => rd\_en,
not empty, asserting this
from the FIFO. Must be held
high.

rst => rst,
wr\_clk. The clock(s) can be
but reset must be released

sleep => sleep,
sleep is High, the memory/fifo

wr\_clk => wr\_clk,
operation. wr\_clk must be a

wr\_en => wr\_en
not full, asserting this

-- empty. Under flowing the FIFO is not

-- 1-bit output: Write Acknowledge: This

-- request (wr\_en) during the prior clock

wr\_data\_count => wr\_data\_count, -- WR\_DATA\_COUNT\_WIDTH-bit output: Write Data

-- the number of words written into the FIFO.

-- 1-bit output: Write Reset Busy: Active-

-- write domain is currently in a reset

-- WRITE\_DATA\_WIDTH-bit input: Write Data:

-- writing the FIFO.

-- 1-bit input: Double Bit Error Injection:

-- the ECC feature is used on block RAMs or

injectsbiterr => injectsbiterr, -- 1-bit input: Single Bit Error Injection:

-- the ECC feature is used on block RAMs or

-- 1-bit input: Read clock: Used for read

-- free running clock.

-- 1-bit input: Read Enable: If the FIFO is

-- signal causes data (on dout) to be read

-- active-low when rd\_rst\_busy is active

-- 1-bit input: Reset: Must be synchronous to

-- unstable at the time of applying reset,

-- only after the clock(s) is/are stable.

-- 1-bit input: Dynamic power saving: If

-- block is in power saving mode.

-- 1-bit input: Write clock: Used for write

-- free running clock.

-- 1-bit input: Write Enable: If the FIFO is

```
-- signal causes data (on din) to be written
to the FIFO. Must be held
-- active-low when rst or wr_rst_busy is
active high.
);
-- End of xpm_fifo_async_inst instantiation
```

## **Nota final**

En esta misma página también viene descrito como utilizar la librería UNISIM, que permite utilizar lógica de la FPGA de forma directa (LUTs, BUFG, DSP48E2, RAM, etc). Como por ejemplo como meter un buffer para reloj en una FPGA.



Primitive: General Clock Buffer

PRIMITIVE GROUP: CLOCK

• PRIMITIVE SUBGROUP: BUFFER

· Families: UltraScale, UltraScale+



Con un ejemplo de instanciación

## VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
```

```
-- BUFG: General Clock Buffer
                                                                         UltraScale
  -- Xilinx HDL Language Template, version 2023.2
BUFG inst : BUFG
 port map (
                         0 => 0, -- 1-bit output: Clock output.
                         I => I -- 1-bit input: Clock input.
 );
                                                   Niil Pills oceanne in the control of the control of
-- End of BUFG inst instantiation
```